

## **INSTITUTE OF AERONAUTICAL ENGINEERING**

(Autonomous)

Dundigal, Hyderabad - 500 043

## **INFORMATION TECHNOLOGY**

## ATTAINMENT OF COURSE OUTCOME – ACTION TAKEN REPORT

| Name of the faculty: | Ms. G. Bhavana       | Department:   | IT        |
|----------------------|----------------------|---------------|-----------|
| Regulation:          | IARE - R16           | Batch:        | 2017-2021 |
| Course Name:         | Digital Logic Design | Course Code:  | AEC020    |
| Semester:            | III                  | Target Value: | 50% (1.8) |

## Attainment of COs:

| Course Outcome |                                                                                                                             | Direct<br>attainment | Indirect<br>attainment | Overall<br>attainment | Observation                                 |
|----------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------|-----------------------|---------------------------------------------|
| CO1            | Understand the different forms of number<br>representations and binary codes in<br>digital logic circuits.                  | 2.3                  | 2.4                    | 2.3                   | Attainment<br>target<br>reached.            |
| CO2            | Make use of Boolean postulates,<br>theorems and k-map for obtaining<br>minimized Boolean expressions.                       | 2.3                  | 2.3                    | 2.3                   | Attainment<br>target<br>reached.            |
| CO3            | Implement the combinational logic circuits using the logic gates.                                                           | 0.9                  | 2.4                    | 1.2                   | Attainment<br>target is not<br>yet reached. |
| CO4            | Utilize the functionality and<br>characteristics of flip-flops and latches for<br>designing sequential circuits.            | 1.6                  | 2.4                    | 1.8                   | Attainment<br>target<br>reached.            |
| CO5            | Construct the synchronous and asynchronous<br>modules using flip-flops used for memory<br>storing applications.             | 0.9                  | 2.4                    | 1.2                   | Attainment<br>target is not<br>yet reached. |
| CO6            | Extend the knowledge of memories and<br>programmable logic devices for<br>understanding the architectural blocks of<br>FPGA | 2.3                  | 2.4                    | 2.3                   | Attainment<br>target<br>reached.            |

Action taken report: (To be filled by the concerned faculty / course coordinator)

CO 3: Need to provide more related topic Examples.

CO 5: Need to provide more problems and also additional digital resources which enables the students to gain more problem-solving skills.

(r. bhavana

**Course Coordinator** 



Beddy

Mentor