| Hall Ticket No                                   | Question Paper Code: BPE208 |
|--------------------------------------------------|-----------------------------|
| INSTITUTE OF AERONAUTICAL EN<br>(Autonomous)     | GINEERING                   |
| M.Tech I Semester End Examinations (Regular) - F | ebruary, 2017               |
| Regulation: IARE–R16                             |                             |
| MULTI LEVEL INVERTERS                            |                             |

(Power Electronics and Electric Drives)

Time: 3 Hours

Max Marks: 70

Answer ONE Question from each Unit All Questions Carry Equal Marks All parts of the question must be answered in one place only

## $\mathbf{UNIT} - \mathbf{I}$

- 1. (a) Explain the principle of operation of a single phase full bridge inverter circuit with the help of a neat circuit diagram and necessary waveforms. [7M]
  - (b) A single phase full bridge inverter is operated from a 48V battery and is supplying power to a pure resistive load of  $10\Omega$ . Determine [7M]
    - i. The fundamental output voltage and first five harmonics
    - ii. RMS value by direct integration method,
    - iii. Output power
- 2. (a) What is meant by Pulse Width Modulation. Explain any two modulation techniques for an inverter circuit. [7M]
  - (b) What is the function of a drive circuit. Explain about an Optocoupler isolated drive circuit suitable for IGBT's and MOSFET. [7M]

#### $\mathbf{UNIT} - \mathbf{II}$

3. (a) Explain the concept of Multilevel Inverters. [7M]
(b) Explain the effect of Multilevel operation on the harmonic content and switching stress. [7M]
4. (a) Explain the principle of operation of SVPWM technique in linear modulation region. [7M]
(b) What are the various topologies of Multilevel inverters. Explain the advantage of each type.

[7M]

#### $\mathbf{UNIT} - \mathbf{III}$

- 5. (a) Explain the principle of operation of a cascaded Multilevel Inverter with a neat circuit diagram. [7M]
  (b) Consider the output phase voltage waveform for m= 6 (including 0-level) cascaded MLI, find the generalized Fourier series of the phase voltage waveform obtained. 7M]
- 6. (a) Distinguish between NPC and Cascaded H-bridge Multi level inverters. [7M]
  - (b) Describe how high level inverters can be constructed employing capacitors and compare its cost and reliability aspects. [7M]

### $\mathbf{UNIT}-\mathbf{IV}$

| 7. | (a) | Explain the principle of operation of a flying capacitor MLI.                                 | [7M] |
|----|-----|-----------------------------------------------------------------------------------------------|------|
|    | (b) | Explain about a generalized MLI topology with self voltage balancing.                         | [7M] |
| 8. | (a) | Explain the cascading of two level inverter concept.                                          | [7M] |
|    | (b) | Explain about a higher level inverter by using an open end induction machine with MLI o side. | [7M] |

# $\mathbf{UNIT}-\mathbf{V}$

| 9.  | (a) | Explain about the issues in capacitor voltage Balancing.                                                                                      | [7M]                   |
|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
|     | (b) | What are hybrid inverters. List the latest topologies available in MLI configurations.                                                        | [7M]                   |
| 10. | (a) | Explain the principle of operation of a 12 sided polygon voltage space vector generation step by step procedure for generating space vectors. | with<br>[ <b>7M</b> ]  |
|     | (b) | What is meant by common mode voltage. Explain any method to eliminate such a voltage induction motor drive.                                   | in an<br>[ <b>7M</b> ] |